## **SMD218**

# **SMT@**S

## 1.2A, 800KHz Synchronous Boost Converter with Output Disconnect

## INTRODUCTION

The SMD218 devices provide a power supply solution for products powered by either a one-cell, two-cell, or three-cell alkaline, NiCd or NiMH, or one-cell Li-ion or Li-polymer battery. The boost converter is based on a fixed frequency, pulse-width-modulation (PWM) controller using a synchronous rectifier to obtain maximum efficiency, which contain an internal NMOS switch and PMOS synchronous rectifier. The maximum peak current in the boost switch is typically limited to a value of 1.2A.

A switching frequency of 800KHz minimizes solution footprint by allowing the use of tiny, low profile inductors and ceramic capacitors. The current mode PWM design is internally compensated, reducing external parts count. Anti-ringing control circuitry reduces EMI concerns by damping the inductor in discontinuous mode. The converter can be disabled to minimize battery drain. During shutdown, the load is completely disconnected from the battery. The device features low shutdown current less than 1µA.

Up to 96% Efficiency

## APPLICATIONS

- Digital Still and Video Cameras
- Portable Applications Using Single Li+ Cell
- Bus Powered USB Hosts
- USB Hosts Without Native 5-V Supplies
- Portable Audio Players
- LCD Bias Supplies
- Handheld Instruments
- Wireless Handsets
- GPS Receivers
- Personal Medical Products
- White LED Lighting

#### FEATURES

- True Output Load Disconnect During Shutdown
- Delivers 100mA @ 3.3V from Single AA Cell
- Delivers 300mA @ 5V from Two AA Cells
- Delivers 600mA @ 5V from Single Li Cell
- Low Voltage Start-Up: 0.85V
- Continuous Switching at Light Loads
- Internal Synchronous Rectifier
- Current Mode Control
   with Internal Compensation
- 800KHz Fixed Frequency Switching
- Input Range: 0.5V to 4.5V
- Output Range: 2.5V to 4.3V (Up to 5.5V with Schottky)
- Logic Controlled Shutdown (< 1μA)</li>
- Anti-ringing Control Minimizes EMI
- 1.2A Peak Switch Current Limit
- Over Temperature Protection
- Tiny External Components
- Low Profile (1mm) SOT-23-6 Package



## TYPICAL APPLICATION CIRCUIT



Figure 1 Standard Application Circuit

## ■ PIN CONFIGURATION (TOP VIEW)



#### Table 1. Pin Description

| PIN  |       | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|------|-------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME |       | ITPE                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 1    | SW    | I/O                 | <b>Switch Pin</b> . Connect an inductor between this pin and $V_{IN}$ . Keep the PCB trace lengths as short and wide as is practical to reduce EMI and voltage overshoot. If the inductor current falls to zero, or pin CE is low, an internal anti-ringing switch is connected from this pin to $V_{IN}$ to minimize EMI.                                                                                                                                                                                                                             |  |  |
| 2    | GND   | Ρ                   | Signal and Power Ground.<br>Connect GND with large copper areas directly to the input and output supply<br>returns and negative terminals of the input and output capacitors.<br>This pin should be connected to a continuous PCB ground for high-current<br>power converter as close as to the device by several vias directly under the<br>IC for electrical contact and rated thermal performance. It dissipates the heat<br>from the IC.                                                                                                           |  |  |
| 3    | FB/NC | I                   | <ul> <li>Feedback Input / Not Connect (for fixed Voltage).</li> <li>Feedback Input to the gm Error Amplifier. Connect resistor divider tap to this pin.</li> <li>The output voltage can be adjusted from 2.5V to 5.5V by:</li> <li>V<sub>OUT</sub> = 1.23V • [1+ (R2/R1)]</li> <li>The feedback network, resistors R1 and R2, should be kept close to the FB pin, and away from the inductor, SW ∖ inductor and Schottky diode switching node on the PCB layout to minimize copper trace connections that can inject noise into the system.</li> </ul> |  |  |



|   | ,               |      | 1                                                                                                     |
|---|-----------------|------|-------------------------------------------------------------------------------------------------------|
|   |                 |      | Chip Enable.                                                                                          |
|   |                 |      | CE=High: Normal free running operation, 800KHz typical operating                                      |
|   |                 |      | frequency.                                                                                            |
| 4 | CE              | I    | CE=Low: Shutdown; quiescent current <1µA. Output capacitor can be                                     |
|   |                 |      | completely discharged through the load or feedback resistors. An anti-ringing                         |
|   |                 |      | switch is internally connected between SW and V <sub>IN</sub> . If CE is undefined, pin               |
|   |                 |      | SW may ring.                                                                                          |
|   |                 |      | Output Voltage Sense Input and Drain of the Internal Synchronous                                      |
|   |                 |      | Rectifier P-MOSFET.                                                                                   |
|   | Vout            | I/O  | Bias is derived from $V_{OUT}$ when $V_{OUT}$ exceeds 2.3V. PCB trace length from                     |
|   |                 |      | V <sub>OUT</sub> to the output filter capacitor(s) should be as short and wide as possible.           |
| _ |                 |      | Care should be taken to minimize the loop area formed by the output filter                            |
| 5 |                 |      | capacitor(s) connections, the $V_{OUT}$ pin, and the SMD218 ground pin. The                           |
|   |                 |      | minimum recommended output filter capacitance is $4.7\mu$ F ceramic with a X5R                        |
|   |                 |      | or X7R dielectric and the optimum placement is closest to the $V_{OUT}$ pin and                       |
|   |                 |      | the GND pin. $V_{OUT}$ is completely disconnected from $V_{IN}$ when CE is low, due                   |
|   |                 |      | to the output disconnect feature.                                                                     |
|   |                 |      | Battery Input Voltage. The device gets its start-up bias from V <sub>IN</sub> . Once V <sub>OUT</sub> |
|   |                 | IN I | exceeds 2.3V, bias comes from $V_{OUT}$ . Thus, once started, operation is                            |
|   |                 |      | completely independent from $V_{IN}$ . Operation is only limited by the output                        |
|   |                 |      | power level and the battery's internal series resistance. PCB trace length                            |
|   |                 |      | from $V_{IN}$ to the input filter capacitor(s) should be as short and wide as                         |
| 6 | V <sub>IN</sub> |      | possible. Care should be taken to minimize the loop area formed by the input                          |
|   |                 |      | filter capacitor(s) connections, the $V_{IN}$ pin, and the SMD218 ground pin. The                     |
|   |                 |      | minimum recommended input filter capacitance is 4.7µF ceramic with a X5R                              |
|   |                 |      | or X7R dielectric and the optimum placement is closest to the $V_{IN}$ pin and the                    |
|   |                 |      | GND pin.                                                                                              |
| L |                 | L    |                                                                                                       |

(1) I = input; O = output; P = power

## ABSOLUTE MAXIMUM RATINGS

|                                         |                         | (Unless o                 | otherwise specifie | d, T <sub>A</sub> = 25°C) <sup>(</sup> |
|-----------------------------------------|-------------------------|---------------------------|--------------------|----------------------------------------|
| PARAME                                  | ſER                     | SYMBOL                    | RATINGS            | UNITS                                  |
| Input Volta                             | ge <sup>(2)</sup>       | V <sub>IN</sub>           | -0.3 ~ 7           | V                                      |
| SW Voltag                               | je <sup>(2)</sup>       |                           | -0.3 ~ 7           | V                                      |
| CE, FB Volt                             | age <sup>(2)</sup>      |                           | -0.3 ~ 7           | V                                      |
| Output Voltage                          | range (2)               | Vout                      | -0.3 ~ 7           | V                                      |
| Peak SW Sink a<br>Curren                |                         | I <sub>SWMAX</sub>        | 1.5                | А                                      |
| Power Dissipation                       | SOT-23-6                | PD                        | 400                |                                        |
| Operating free air temperature<br>range |                         | T <sub>A</sub>            | -40 ~ +85          | mW                                     |
| Operating Virtua<br>Temperature         |                         | Tj                        | -40 ~ +150         | °C                                     |
| Storage Temp                            | erature                 | T <sub>stg</sub>          | -55 ~ +150         | °C                                     |
| Lead Temperature(Soldering,10 sec)      |                         | T <sub>solder</sub>       | 260                | °C                                     |
| ESD ratin                               | <b>G</b> <sup>(3)</sup> | Human Body<br>Model-(HBM) | ≥2                 | KV                                     |
|                                         |                         | Machine Model-(MM)        | ≥ 200              | V                                      |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

(2) All voltages are with respect to network ground terminal.

(3) ESD testing is performed according to the respective JESD22 JEDEC standard. The human body model is a 100pF capacitor discharged through a  $1.5k\Omega$  resistor into each pin. The machine model is a 200pF capacitor discharged directly into each pin.

#### CAUTION

This integrated circuit can be damaged by ESD if you don't pay attention to ESD protection. SEMTES recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ELECTRICAL CHARACTERISTICS

## Typical values are at $T_A = 25$ °C, unless otherwise specified, specifications apply for condition $V_{IN} = V_{CE} = 1.2V$ , $V_{OUT} = 3.3$ V.

|                                                     | SYMBOL               | CONDITIONS                         | MIN   | TYP <sup>(1)</sup> | MAX   | UNITS |  |
|-----------------------------------------------------|----------------------|------------------------------------|-------|--------------------|-------|-------|--|
|                                                     | OTMODE               |                                    |       |                    | MIAA  |       |  |
| POWER SUPPLIES                                      |                      | 1                                  | 1     | T                  | [     | T     |  |
| Minimum Start-Up Voltage                            | VSTART               | $I_{LOAD} = 1mA$                   |       | 0.85               | 1.00  | V     |  |
| Minimum Operating Voltage <sup>(2)</sup>            | V <sub>IN(MIN)</sub> | $V_{CE} = V_{IN}$                  |       | 0.50               | 0.65  | V     |  |
| Operating quiescent current into VOUT               | l <sub>Q</sub>       | Measured On V <sub>OUT</sub> ,     |       | 300 500            |       | μA    |  |
|                                                     | ν<br>Ω               | Nonswitching                       |       | 000                | 000   | μ, (  |  |
| Shutdown Current into IN                            | I <sub>SHDN-IN</sub> | $V_{CE} = 0V$                      |       | 0.1                | 1.0   | μA    |  |
| CHIP ENABLE INPUT LOGIC SIGNAL                      | _ CE                 |                                    | -     |                    |       |       |  |
| CE High-level Voltage                               | VCEH                 | V <sub>CE</sub> Falling, Device ON | 1.5   |                    | VIN   | V     |  |
| CE Low-level Voltage                                | $V_{CEL}$            | V <sub>CE</sub> Rising, Device Off |       |                    | 0.4   | V     |  |
| CE Leakage Current                                  | I <sub>CE</sub>      | $V_{CE} = 5.0V$                    |       | ±0.1               | ±1.0  | μA    |  |
| OSCILLATOR                                          |                      |                                    |       |                    |       |       |  |
| Oscillator Frequency                                | f <sub>osc</sub>     |                                    |       | 800                |       | KHz   |  |
| Max Duty Cycle                                      | D <sub>MAX</sub>     | V <sub>FB</sub> = 1.15V            | 80    | 87                 |       | %     |  |
| POWER SWITCH                                        |                      |                                    |       |                    |       |       |  |
| N-CH MOSFET On Resistance <sup>(3)</sup>            |                      | V <sub>OUT</sub> = 3.3V            |       | 350                |       |       |  |
| N-CH MOSFET ON RESISTANCE.                          | Р                    | $V_{OUT} = 5.0V$                   |       | 200                |       |       |  |
| $\mathbf{D}$ CLUMOSEET On Desistance <sup>(3)</sup> | R <sub>DS(ON)</sub>  | V <sub>OUT</sub> = 3.3V            |       | 450                |       | - mΩ  |  |
| P-CH MOSFET On Resistance <sup>(3)</sup>            |                      | V <sub>OUT</sub> = 5.0V            |       | 300                |       |       |  |
| N-CH MOSFET Switch Leakage                          | Iswleak              | $V_{SW} = 5.0V$                    |       | ±0.01              | ±1.00 | μA    |  |
| P-CH MOSFET Switch Leakage                          |                      | $V_{SW} = 5.0V, V_{OUT} = 0V$      |       | ±0.01              | ±1.00 | μA    |  |
| NMOS Cycle by Cycle Current Limit <sup>(4)</sup>    | I <sub>CL</sub>      | V <sub>OUT</sub> = 5.0V            |       | 1.2                |       | Α     |  |
| Current Limit Delay to Output <sup>(5)</sup>        |                      |                                    |       | 40                 |       | nS    |  |
| OUTPUT                                              |                      |                                    | •     | 1                  |       |       |  |
| Output Voltage Range <sup>(6)</sup>                 | Vout                 |                                    | 2.5   |                    | 5.5   | V     |  |
| Feedback regulation voltage                         | V <sub>FB</sub>      |                                    | 1.192 | 1.230              | 1.268 | V     |  |
| Feedback Input bias Current <sup>(7)</sup>          | I <sub>FB</sub>      | V <sub>FB</sub> = 1.30V            |       |                    | ±50   | nA    |  |
| OVER TEMPERATURE PROTECTION                         | N                    |                                    | •     | •                  | •     | •     |  |
| Thermal Shutdown                                    | T <sub>TSD</sub>     |                                    |       | 150                |       | °C    |  |
| Thermal Shutdown Hysteresis                         | TTSDHYS              |                                    |       | 15                 |       | °C    |  |

(1) Typical numbers are at 25°C and represent the most likely norm.

(2) Minimum V<sub>IN</sub> operation after start-up is only limited by the battery's ability to provide the necessary power as it enters a deeply discharged state.

- (3) Does not include the bond wires. Measured directly at the die.
- (4) Duty cycle affects current limit due to ramp generator.
- (5) Specification is guaranteed by design and not 100% tested in production.
- (6) The fixed voltage version effective output voltage.
- (7) Bias current flows into FB pin. Specification is guaranteed by design and not 100% tested in production.

## BLOCK DIAGRAM



Future 2. Functional Block Diagram

## DETAILED DESCRIPTION

The SMD218 is a 800KHz synchronous boost converter housed in a 6-lead thin SOT-23-6 package. Able to operate from an input voltage below 1V, the devices feature fixed frequency, current mode PWM control for exceptional line and load regulation. With its low  $R_{DS(ON)}$  and gate charge internal MOSFET switches, the devices maintain high efficiency over a wide range of load current. Its high 800KHz switching frequency facilitates output filter component size reduction for improved power density and reduced overall footprint. It also provides greater bandwidth and improved transient response over other lower frequency boost converters. Operation can be best understood by referring to the Functional Block Diagram.

#### CONTROLLER CIRCUIT

The controller circuit of the device is based on a fixed frequency multiple feed-forward controller topology. Input voltage, output voltage, and voltage drop on the NMOS switch are monitored and forwarded to the regulator. So, changes in the operating conditions of the converter directly affect the duty cycle and must not take the indirect and slow way through the control loop and the error amplifier. The control loop, determined by the error amplifier, only has to handle small signal errors. The input for it is the feedback voltage on the FB pin. It is compared with the internal reference voltage to generate an accurate and stable output voltage.

The peak current of the NMOS switch is also sensed to limit the maximum current flowing through the switch and the inductor. The typical peak-current limit is set to 1.2A. An internal temperature sensor prevents the device from getting overheated in case of excessive power dissipation.

#### SYNCHRONOUS RECTIFICATION

The device integrates an N-channel and a P-channel MOSFET transistor to realize a synchronous rectifier, which improves efficiency and eliminates the need of an external Schottky diode. Because the commonly used discrete Schottky rectifier is replaced with a low  $R_{DS(on)}$  PMOS switch, which reduces the conduction loss, the power conversion efficiency reaches values above 90%.

#### SLOPE COMPENSATION

The SMD218 is based on a slope compensated current mode PWM control topology. It operates at a fixed frequency of 800KHz. At the beginning of each clock cycle, the main switch (NMOS) is turned on and the inductor current starts to ramp.

After the maximum duty cycle or the sense current signal equals the error amplifier (EA) output, the main switch is turned off and the synchronous switch (PMOS) is turned on. Slope compensation provides stability in constant frequency architecture by preventing sub-harmonic oscillations at high duty cycles. It is accomplished internally by adding a compensating ramp to the inductor current signal at duty cycles in excess of 50%. This control topology features stable switching and cycle-by-cycle current limiting which can prevent the main switch from overstress and the external inductor from saturating, it provides excellent load and line response.

#### LOW VOLTAGE START-UP

The SMD218 includes an independent start-up oscillator designed to start up at a typical  $V_{IN}$  voltage of 0.85V or higher. In this mode, the IC operates completely open-loop and the current limit is also set internally to 600mA typically. The low voltage start-up circuitry controls the internal NMOS switch up to a maximum peak inductor current of 600mA typically, with an approximate 0.5ms (approx.) off-time during start-up, allowing the devices to start up into an output load. Once the output voltage exceeds 2.3V, the start-up circuitry is disabled and normal close-loop fixed frequency PWM operation is initiated. In this mode, the SMD218 power themselves from  $V_{OUT}$  instead of  $V_{IN}$  and operates independent of  $V_{IN}$ , allowing extended operating time as the battery voltage can droop to several tenths of a volt without affecting the circuit operation. The only limiting factor for the application becomes the ability of the battery to supply sufficient energy to the output. The current limit is also set internally to 1.2A typically

#### LOW NOISE FIXED FREQUENCY OPERATION

Oscillator: The frequency of operation is internally set to 800KHz.

**Error Amplifier:** The error amplifier is an internally compensated transconductance type (current output). The internal 1.23V reference voltage is compared to the voltage at the FB pin to generate an error signal at the output of the error amplifier. A voltage divider from  $V_{OUT}$  to ground programs the output voltage via FB from 2.5V to 5.5V using the equation:

#### $V_{OUT} = 1.23V \cdot [1+(R2/R1)]$

**Current Sensing:** Lossless current sensing converts a signal representing NMOS switch current to a voltage to be summed with the internal slope compensation. The summed signal is compared to the error amplifier output to provide a peak current control command for the PWM. Peak switch current is limited to approximately 1.2A independent of input or output voltage. The switch current signal is blanked for 40ns to enhance noise rejection.

**Zero Current Comparator:** The zero current comparator monitors the inductor current to the output and shuts off the synchronous rectifier once this current reduces to approximately 27mA. This prevents the inductor current from reversing in polarity thereby improving efficiency at light loads.

**Antiringing Control:** The antiringing control circuitry prevents high frequency ringing of the SW pin as the inductor current goes to zero in discontinuous mode by placing a resistor across the inductor to damp the resonant circuit formed by L and  $C_{SW}$  (capacitance on SW pin).

#### OUTPUT DISCONNECT AND INRUSH LIMITING

The SMD218 is designed to allow true output disconnect by eliminating backgate diode conduction of the internal PMOS rectifier. In conventional synchronous rectifier circuits, the backgate diode of the high-side PMOS is forward biased in shutdown and allows current flowing from the battery to the output. However, this device uses a special circuit which takes the cathode of the backgate diode of the high-side PMOS and disconnects it from the source when the converter is not enabled (CE=low).

The benefit of this feature for the system design engineer is that the battery is not depleted during shutdown of the converter. No additional components must be added to the design to make sure that the battery is disconnected from the output of the converter. This allows  $V_{OUT}$  to go to zero volts during shutdown, drawing zero current from the input source.

It also allows for inrush current limiting at start-up, minimizing surge currents seen by the input supply. Note that to obtain the advantage of output disconnect, there must not be an external



Schottky diode connected between the SW pin and VOUT.

Board layout is extremely critical to minimize voltage overshoot on the SW pin due to stray inductance. Keep the output filter capacitor as close as possible to the  $V_{OUT}$  pin and use very low ESR/ESL ceramic capacitors tied to a good ground plane. For applications with  $V_{OUT}$  over 4.3V, a Schottky diode is required to limit the peak SW voltage to less than 6V unless some form of external snubbing is employed. This diode must also be placed very close to the pins to minimize stray inductance.

See the Applications Information.

#### DEVICE SHUTDOWN

When CE is set logic high, the SMD218 is put into active mode operation. If CE is set logic low, the device is put into shutdown mode and draws less than 1µA current from battery. After start-up, the internal circuitry is supplied by  $V_{OUT}$ , however, if shutdown mode is enabled, the internal circuitry will be supplied by the input source again. If CE is driven from a logic-level output, the logic high-level (on) should be referenced to  $V_{OUT}$  to avoid intermittently switching the device on. **Note:** 

If pin CE is not used, it should be connected directly to pin V<sub>OUT</sub>.

In cases where there is residual voltage during shutdown, some small amount of energy will be transferred from pin  $V_{OUT}$  to pin  $V_{IN}$  immediately after shutdown, resulting in a momentary spike of the voltage at pin  $V_{IN}$ . The ratio of  $C_{IN}$  and  $C_{OUT}$  partly determine the size and duration of this spike, as does the current-sink ability of the input device.

#### **Thermal Shutdown**

If the die temperature reaches 150°C, the part will go into thermal shutdown, all switches will be turned off The part will be enabled again when the die temperature drops by about 15°C.

## TYPICAL PERFORMANCE CHARACTERISTICS

 $(T_A = 25^{\circ}C)$ , unless otherwise specified, Test Figure1 above)

|                  | FIGURE                             |                   |           |
|------------------|------------------------------------|-------------------|-----------|
|                  |                                    |                   | Figure3   |
| n                | <b>Efficience</b>                  | vs Output Current | Figure5   |
| η                | Efficiency                         | and Input Voltage | Figure7   |
|                  |                                    |                   | Figure9   |
|                  |                                    |                   | Figure4   |
| A) (             | Load Regulation                    | vs Output Current | Figure6   |
| $\Delta V_{OUT}$ |                                    | and Input Voltage | Figure8   |
|                  |                                    |                   | Figure10  |
| Vstart           | Minimum Start-Up Voltage           | vs Output Current | Figure11  |
|                  | SW Pin Antiringing Operation       |                   | Figure12  |
| Waveforms        | SW Pin Fixed Frequency, Continuous |                   | Figure 12 |
| vvaveionns       | Inductor Current Operation         |                   | Figure13  |
|                  | VOUT Load transient response       |                   | Figure14  |



1

10

OUTPUT CURRENT (mA)

Figure 6

Load Regulation

100

100

1000





**SMT@S** 

1000



















## APPLICATION INFORMATION

#### **DESIGN PROCEDURE**

The SMD218 dc-dc converter is intended for systems powered by a single-cell, up to triple-cell alkaline,

NiCd, NiMH battery with a typical terminal voltage between 0.9V and 4.5V. It can also be used in systems powered by one-cell Li-ion or Li-polymer with a typical voltage between 2.7V and 4.2V. Additionally, any other voltage source with a typical output voltage between 0.9 V and 4.5V can power systems where the SMD218 is used. Due to the nature of boost converters, the output voltage regulation is only maintained when the input voltage applied is lower than the programmed output voltage.

#### Setting The Output Voltage

For the SMD218 adjustable output version, the internal 1.23V reference voltage is compared to the voltage at the FB pin to generate an error signal at the output of the error amplifier. A voltage divider from  $V_{OUT}$  to ground programs the output voltage via FB from 2.5V to 5.5V using the equation:



The use of 1% accuracy metal film resistor is recommended for the better output voltage accuracy. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both R1 and R2.

Table1 lists the recommended values for particular output voltage settings.

Table 1. Resistor Selection for VOUT Setting

| Vout | R2(Ω) | R1(Ω) |  |  |  |  |
|------|-------|-------|--|--|--|--|
| 3.3V | 1.02M | 604K  |  |  |  |  |
| 5.0V | 1.02M | 332K  |  |  |  |  |

#### Fixed Output Voltage

The SMD218 has two fixed output voltage options: 3.3V and 5V. An internal resistor divider is connected to the FB pin internally, which eliminates the need for external feedback resistors. When designing with the fixed output voltage option, remember to leave the FB pin open; otherwise the output voltage will be affected. However, a feed-forward capacitor can still be added between the FB pin and  $V_{OUT}$  pin to enhance the control loop performance.

#### **Inductor Selection**

The SMD218 can utilize small surface mount and chip inductors due to its fast 800KHz switching frequency. Typically, a 4.7 $\mu$ H inductor is recommended for most applications. Larger values of inductance will allow greater output current capability by reducing the inductor ripple current. Increasing the inductance above 10 $\mu$ H will increase size while providing negligible improvement in output current capability.

The approximate output current capability of the SMD218 versus inductance value is given in the equation below:

$$I_{OUT(MAX) =} \eta \cdot (I_{CL} - \frac{V_{IN} \cdot D}{2L \cdot f_{OSC}}) \cdot (1 - D)$$

where:

 $\begin{aligned} \eta &= \text{estimated efficiency;} \\ I_{CL} &= \text{peak current limit value (1.2A);} \\ V_{IN} &= \text{input (battery) voltage;} \end{aligned}$ 



The minimum inductance value is given by:

$$L > \frac{V_{IN(MIN)} \cdot (V_{OUT(MAX)} - V_{IN(MIN)})}{Ripple \cdot V_{OUT(MAX)} \cdot f_{ore}}$$

where:

Ripple = Allowable inductor current ripple (amps peak-peak)

V<sub>IN(MIN)</sub> = Minimum input voltage

 $V_{OUT(MAX)}$  = Maximum output voltage

The inductor current ripple is typically set for 20% to 40% of the maximum inductor current (I<sub>P</sub>). High frequency ferrite core inductor materials reduce frequency dependent power losses compared to cheaper powdered iron types, improving efficiency. The inductor should have low ESR (series resistance of the windings) to reduce the I<sup>2</sup>R power losses, and must be able to handle the peak inductor current without saturating. Molded chokes and some chip inductors usually do not have enough core to support the peak inductor currents of 1.2A seen on the SMD218. To minimize radiated noise, use a toroid, pot core or shielded bobbin inductor. See Table 2 for some suggested components and suppliers.

| Tablez. Representative SMD inductors |       |       |          |             |  |  |  |
|--------------------------------------|-------|-------|----------|-------------|--|--|--|
| Part                                 | Value | Max   | Rated DC | Size        |  |  |  |
| Number                               |       | DCR   | Current  | L×W×H       |  |  |  |
| Number                               | (µH)  | (mΩ)  | (A)      | (mm³)       |  |  |  |
| Sumida                               | 3.3   | 85    | 1.10     |             |  |  |  |
| CDRH                                 | 4.7   | 105   | 0.90     | 3.8×3.8×1.8 |  |  |  |
| 3D16                                 | 6.8   | 170   | 0.73     | 3.0x3.0x1.0 |  |  |  |
| 3010                                 | 10    | 210   | 0.55     |             |  |  |  |
|                                      | 3.3   | 86.2  | 1.44     |             |  |  |  |
| Sumida                               | 4.7   | 108.7 | 1.15     | 4.8x4.3x3.5 |  |  |  |
| CR43                                 | 6.8   | 131.2 | 0.95     | 4.0x4.3x3.5 |  |  |  |
|                                      | 10    | 182   | 1.04     |             |  |  |  |
| Sumida                               | 3.3   | 110   | 1.04     |             |  |  |  |
| CDRH                                 | 4.7   | 162   | 0.84     | 5.0×5.0×2.0 |  |  |  |
| 4D18                                 | 6.8   | 200   | 0.76     | 5.0x5.0x2.0 |  |  |  |
| 4010                                 | 10    | 200   | 0.61     |             |  |  |  |

Table2. Representative SMD Inductors

Different core materials and shapes will change the size/current and price/current relationship of an inductor. The choice of which style inductor to use often depends more on the price vs. size requirements and any radiated field/EMI requirements than on what the SMD218 requires to operate. Table2 shows some typical surface mount inductors that work well in SMD218 applications.

#### **Output and Input Capacitor Selection**

Low ESR (equivalent series resistance) capacitors should be used to minimize the output voltage ripple. Multilayer ceramic capacitors are an excellent choice as they have extremely low ESR and are available in small footprints. A  $4.7\mu$ F to  $15\mu$ F output capacitor with 10V voltage rating is sufficient for most applications. Larger values up to  $22\mu$ F may be used to obtain extremely low output voltage ripple and improve transient response. An additional phase lead capacitor may be required with output capacitors larger than  $10\mu$ F to maintain acceptable phase margin. X5R and X7R dielectric materials are preferred for their ability to maintain capacitance over wide voltage and temperature ranges.

Low ESR input capacitors reduce input switching noise and reduce the peak current drawn from the battery. It follows that ceramic capacitors are also a good choice for input decoupling and



should be located as close as possible to the device. A  $10\mu$ F input capacitor with 10V voltage rating is sufficient for virtually any application. Larger values may be used without limitations. Table 3 shows a list of several ceramic capacitor manufacturers. Consult the manufacturers directly for detailed information on their entire selection of ceramic capacitors.

| SUPPLIER | WEBSITE         |  |
|----------|-----------------|--|
| TDK      | www.tdk.com     |  |
| AVX      | www.avxcorp.com |  |
| Murata   | www.murata.com  |  |

## Table 3. Capacitor Vendor Information

#### Applications Where V<sub>OUT</sub> > 4.3V

When the output voltage is programmed above 4.3V, it is necessary to add a Schottky diode either from SW to  $V_{OUT}$ , or to add a snubber network in order to maintain an acceptable peak voltage on the SW pin. The Schottky diode between SW and  $V_{OUT}$  will provide a peak efficiency improvement but will negate the output disconnect feature. If output disconnect is required, an active snubber network is suggested as shown below. Examples of Schottky diodes are: MBR0520L, PMEG2010EA, 1N5817 or equivalent.







#### Figure 16. Application Circuit for $V_{OUT} > 4.3V$ Where Inrush Current Limiting and Output Disconnect are Not Required

#### PCB LAYOUT CONSIDERATIONS

The high speed operation of the SMD218 demands careful attention to board layout. You will not get advertised performance with careless layout.

In the SMD218 boost regulator circuit, high pulsing current flows through two circuit loops. The first loop starts from the input capacitors, to the filter inductor, to the SW pin, to the internal NMOS switch, to the ground and back to the input capacitor, when the main switch turns on. The second loop starts from input capacitor, to the filter inductor, to the SW pin, to the internal PMOS switch, to the  $V_{OUT}$  pin, to the ground and back to the input capacitor, when the main switch is off(while the synchronous switch is on).

In PCB layout, minimizing the two loops area reduces the noise of this circuit and improves efficiency.

Figure 17 shows the recommended component placement.



RECOMMENDED COMPONENT PLACEMENT. TRACES CARRYING HIGH CURRENT ARE DIRECT. TRACE AREA AT FB PIN IS SMALL. LEAD LENGTH TO BATTERY IS SHORT

Figure 17. Recommended Component Placement for Single Layer Board

For the best electric and thermal performance, the following suggestions should be taken. These items are also illustrated graphically in Figure 17.

- 1) The GND pin of the IC is the ground connection for high-current power converter node. High current return for the low-side driver and power N-MOSFET. Connect GND with large copper areas directly to the input and output supply returns and negative terminals of the input and output capacitors. It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. A multilayer board with a separate ground plane is ideal, but not absolutely necessary.
- 2) Place the (+) plate of C<sub>IN</sub> near V<sub>IN</sub> as closely as possible and the loop area formed by C<sub>IN</sub> and GND must be minimized to maintain input voltage steady and filter out the pulsing input current. For additional input voltage filtering, a 100nF bypass capacitor can be placed in parallel with C<sub>IN</sub>, close to the V<sub>IN</sub>, to shunt any high frequency noise to ground.
- 3) The output capacitor, C<sub>OUT</sub>, should be placed as closely as possible to the V<sub>OUT</sub> pin. Any copper trace connections for the C<sub>OUT</sub> capacitor can increase the series resistance, which directly effects output voltage ripple. For additional output voltage filtering, a low ESR ceramic bypass capacitor can be placed in parallel with C<sub>OUT</sub>, to shunt any high frequency noise to ground. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the V<sub>OUT</sub> pin, and the SMD218 GND pin. The minimum recommended bypass capacitance is 100nF ceramic with a X5R or X7R dielectric and the optimum placement is closest to the V<sub>OUT</sub> pin.
- 4) The GND of the IC, the (-) plate of  $C_{IN}$  and  $C_{OUT}$  should be connected as closely as possible, together directly to a ground plane.
- 5) Make the current trace from IN to inductor to SW pin (when internal main NMOS turn on) as short as possible to reduce power dissipation and increase overall efficiency. Also the current trace from IN to inductor to SW pin and the current trace from V<sub>OUT</sub> pin to C<sub>OUT</sub> to GND (when internal synchronous PMOS turn on) should be as short as possible. Put enough multiply-layer pads when they need to change the trace layer.
- 6) The PCB copper area associated with SW, inductor switching node must be minimized to reduce EMI and avoid the potential noise problem.
- 7) The feedback network, resistors R1 and R2 must be connected to FB pin directly as closely as possible. And FB is a sensitive signal node, trace area at FB pin should be small, please keep it away from SW, inductor switching node on the PCB layout to avoid the noise inject into the system.
- 8) If the system chip interfacing with the CE pin has a high impedance state at shutdown mode and the V<sub>IN</sub> is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull down 1Mohm resistor between the CE and GND pins to prevent the noise from falsely turning on the boost regulator at shutdown mode.
- 9) Pour copper plane on all unused board area and connect it to stable DC nodes, like  $V_{IN}$ , ground or  $V_{OUT}$ .

#### THERMAL INFORMATION

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance follow.

- Improving the power dissipation capability of the PCB design
- Improving the thermal coupling of the component to the PCB
- Introducing airflow in the system

The maximum recommended junction temperature (T<sub>J</sub>) of the SMD218 devices is 125°C. The thermal

resistance of the 6-pin thin SOT-23 package is  $\theta_{JA}$ =250°C/W. Specified regulator operation is assured to a maximum ambient temperature  $T_A$  of 85°C. Therefore, the maximum power dissipation is about 308mW. More power can be dissipated if the maximum ambient temperature of the application is lower.



$$P_{D(MAX)} = \frac{(T_{J(MAX)} - T_{A})}{\theta_{JA}} = \frac{125^{\circ}C - 85^{\circ}C}{250^{\circ}C/W} = 160 \text{mW}$$

#### **APPLICATION EXAMPLES**



List of Components:

U1 = SMD218AE

 $L1 = 4.7\mu H$  Wurth Elektronik 744031004

 $C_{IN} = 2 \times 4.7 \mu F$ , 0603, X7R/X5R Ceramic

C<sub>OUT</sub> = 2 x 4.7µF, 0603, X7R/X5R Ceramic

Figure18. Power Supply Solution for Maximum Output Power Operating from a Single or Dual Alkaline Cell



List of Components:

U1 = SMD218AE

L1 = 4.7µH Taiyo Yuden CB2016B4R7M

 $C_{IN} = 1 \times 4.7 \mu F$ , 0603, X7R/X5R Ceramic

 $C_{OUT} = 2 \times 4.7 \mu F$ , 0603, X7R/X5R Ceramic

Figure 19. Power Supply Solution Having Small Total Solution Size



L1 = 4.7µH Taiyo Yuden CB2016B4R7M

C<sub>IN</sub> = 1 x 4.7µF, 0603, X7R/X5R Ceramic

 $C_{OUT} = 2 \times 4.7 \mu F$ , 0603, X7R/X5R Ceramic

Figure 20. Power Supply Solution for Powering White LEDs in Lighting Applications



List of Components:

U1 = SMD218AE

 $L1 = 4.7 \mu H$  Wurth Elektronik 744031004

 $C_{IN} = 2 \times 4.7 \mu F$ , 0603, X7R/X5R Ceramic

 $C_{OUT} = 2 \text{ x } 4.7 \mu F$ , 0603, X7R/X5R Ceramic

Figure 21. Power Supply Solution With Auxiliary Positive Output Voltage



List of Components:

U1 = SMD218AE

 $L1 = 4.7\mu H$  Wurth Elektronik 744031004

 $C_{IN} = 2 \times 4.7 \mu F$ , 0603, X7R/X5R Ceramic

C<sub>OUT</sub> = 2 x 4.7µF, 0603, X7R/X5R Ceramic

Figure 22. Power Supply Solution With Auxiliary Negative Output Voltage

## PACKAGING INFORMATION

• SOT-23-6 Package Outline Dimensions





| Symbol | Dimensions In Millimeters |            | <b>Dimensions In Inches</b> |            |
|--------|---------------------------|------------|-----------------------------|------------|
| Symbol | Min                       | Max        | Min                         | Max        |
| Α      | 1.050                     | 1.250      | 0.041                       | 0.049      |
| A1     | 0.000                     | 0.100      | 0.000                       | 0.004      |
| A2     | 1.050                     | 1.150      | 0.041                       | 0.045      |
| b      | 0.300                     | 0.500      | 0.012                       | 0.020      |
| С      | 0.100                     | 0.200      | 0.004                       | 0.008      |
| D      | 2.820                     | 3.020      | 0.111                       | 0.119      |
| E      | 1.500                     | 1.700      | 0.059                       | 0.067      |
| E1     | 2.650                     | 2.950      | 0.104                       | 0.116      |
| е      | 0.950(BSC)                |            | 0.037(BSC)                  |            |
| e1     | 1.800                     | 2.000      | 0.071                       | 0.079      |
| L      | 0.300                     | 0.600      | 0.012                       | 0.024      |
| θ      | <b>0</b> °                | <b>8</b> ° | <b>0°</b>                   | <b>8</b> ° |

#### © SMTES TECHNOLOGY PTE. LTD.

SMTES cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a SMTES product. No circuit patent license, copyrights or other intellectual property rights are implied. SMTES reserves the right to make changes to their products or specifications without notice. Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete.

